Cadence Digital and Custom/Analog Tools Achieve TSMC V1.0 DRM Certification for 16nm FinFET Process

Author
SySAdmin
Posted
April 15, 2014
Views
911

Page All:

Page 1
Cadence Digital and Custom/Analog Tools Achieve TSMC V1.0 DRM Certification for 16nm FinFET Process

Full certification enables customers to tape out 16nm FinFET designs using Cadence tools

SAN JOSE, Calif., April 15, 2014 /PRNewswire/ -- Cadence Design Systems, Inc. (NASDAQ: CDNS), a leader in global electronic design innovation, today announced its digital, custom and signoff tools have received V1.0 Design Rule Manual (DRM) and SPICE certification for TSMC's 16nm FinFET process, enabling joint customers to begin taping out FinFET-based designs using Cadence® tools. Cadence's digital, custom/analog and signoff tools have been co-optimized with TSMC's 16nm FinFET process to enable higher performance, lower power consumption and smaller area for advanced designs.

http://photos.prnewswire.com/prnvar/20140102/SF39436LOGO

The Cadence digital RTL-to-signoff and custom/analog tools receiving the V1.0 DRM certification are: Cadence Encounter® Digital Implementation System, Physical Verification System, QRC Extraction Solution, Tempus(TM) Timing Signoff Solution, Voltus(TM) IC Power Integrity Solution, Virtuoso® Schematic Editor, Virtuoso Layout Suite, Virtuoso Analog Design Environment and Spectre® Simulator.

"To drive the continued adoption of advanced process technologies such as 16nm FinFET, customers must be confident that the design tools and manufacturing process have been tested to ensure they work together seamlessly," said Suk Lee, TSMC senior director, Design Infrastructure Marketing Division. "We worked closely with Cadence to certify these design tools and incorporate them into the TSMC Reference Flows so our customers can meet their time-to-market goals and stay competitive in advanced technology design."

"The combination of our early investment in FinFET technology development and long-term partnership with TSMC enabled Cadence to quickly achieve V1.0 DRM certification," said Dr. Chi-Ping Hsu, senior vice president and chief strategy officer at Cadence. "Several of our customers are already using these tools and flows to design in TSMC's new process technology to deliver innovative new devices."

About Cadence

Cadence enables global electronic design innovation and plays an essential role in the creation of today's integrated circuits and electronics. Customers use Cadence software, hardware, IP, and services to design and verify advanced semiconductors, consumer electronics, networking and telecommunications equipment, and computer systems. The company is headquartered in San Jose, Calif., with sales offices, design centers, and research facilities around the world to serve the global electronics industry. More information about the company, its products, and services is available here.

© 2014 Cadence Design Systems, Inc. All rights reserved worldwide. Cadence, the Cadence logo, Encounter, Virtuoso, and Spectre are registered trademarks and Tempus and Voltus are trademarks of Cadence Design Systems, Inc. in the United States and other countries.  All other trademarks are the property of their respective owners.

For more information, please contact:
Cadence Newsroom
408-944-7039
newsroom@cadence.com

Logo - http://photos.prnewswire.com/prnh/20140102/SF39436LOGO

SOURCE  Cadence Design Systems, Inc.

Photo:http://photos.prnewswire.com/prnh/20140102/SF39436LOGO
http://photoarchive.ap.org/
Cadence Design Systems, Inc.

Web Site: http://www.cadence.com

Title

Medium Image View Large